VLSI Implementation of Secured S-Box Design for Light-Weight Block Ciphers in Low Area Applications

Sherine Jenny Rajan 1
Sudhakar Radhakrishnan 1
1
 
Dr.Mahalingam College of Engineering and Technology, Pollachi, India
Publication typeBook Chapter
Publication date2024-12-29
SJR
CiteScore
Impact factor
ISSN23636084, 23636092
Abstract
Embedded devices and Internet of Things (IoT) applications are becoming increasingly popular in today's world. The resource-constrained devices prefer to employ light-weight block ciphers for security. When light-weight cryptographic algorithms are used to provide security in these devices, they have a tendency to leak some information. Gain of this information helps the attacker to retrieve the key. One such attack that has gained increased attention is power analysis. Boolean masking is a countermeasure against power analysis attacks. The substitution box (S-Box) of lightweight ciphers PRESENT, LED, GIFT, KLEIN, and RECTANGLE has been considered here. We present a secured compact S- Box that consumes less power and area. The results of implementation on 45nm and 90nm technology application-specific integrated circuits (ASIC) validate our state. This design is suitable for low area applications and devices like smart cards, Radio frequency identification (RFID). Furthermore, Masking algorithms are used to obliterate information making it impossible to recover the original data. The suggested compact S-Box of these low weight ciphers was examined and compared to the protected and unprotected gate equivalents in terms of area, power consumption, and latency.1 to 5% reduction of area and 7% reduction of delay is achieved for protected compact S-Box when compared with un-protected non-compact S-Box.
Found 

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
0
Share
Cite this
GOST |
Cite this
GOST Copy
Rajan S. J., Radhakrishnan S. VLSI Implementation of Secured S-Box Design for Light-Weight Block Ciphers in Low Area Applications // Proceedings in Adaptation, Learning and Optimization. 2024. pp. 84-93.
GOST all authors (up to 50) Copy
Rajan S. J., Radhakrishnan S. VLSI Implementation of Secured S-Box Design for Light-Weight Block Ciphers in Low Area Applications // Proceedings in Adaptation, Learning and Optimization. 2024. pp. 84-93.
RIS |
Cite this
RIS Copy
TY - GENERIC
DO - 10.1007/978-3-031-71391-0_7
UR - https://link.springer.com/10.1007/978-3-031-71391-0_7
TI - VLSI Implementation of Secured S-Box Design for Light-Weight Block Ciphers in Low Area Applications
T2 - Proceedings in Adaptation, Learning and Optimization
AU - Rajan, Sherine Jenny
AU - Radhakrishnan, Sudhakar
PY - 2024
DA - 2024/12/29
PB - Springer Nature
SP - 84-93
SN - 2363-6084
SN - 2363-6092
ER -
BibTex
Cite this
BibTex (up to 50 authors) Copy
@incollection{2024_Rajan,
author = {Sherine Jenny Rajan and Sudhakar Radhakrishnan},
title = {VLSI Implementation of Secured S-Box Design for Light-Weight Block Ciphers in Low Area Applications},
publisher = {Springer Nature},
year = {2024},
pages = {84--93},
month = {dec}
}