volume 163 pages 100938

First demonstration of monolithic CMOS based on 4-inch three-layer MoTe2

Yan Hu 1
Chuming Sheng 1
Zhejia Zhang 1
QICHENG SUN 1
Jinshu Zhang 1
Saifei Gou 1
Yuxuan Zhu 1
Xiangqi Dong 1
Mingrui Ao 1
Yuchen Tian 1
Xinliu He 1
Haojie Chen 1
Die Wang 1
Yufei Song 1
Jieya Shang 1
Xinyu Wang 1
Yue Zhang 1
Jingjie Zhou 1
Xu Wang 2
Yi Wang 2, 3
Publication typeJournal Article
Publication date2025-04-01
scimago Q1
wos Q1
SJR7.056
CiteScore40.8
Impact factor26.8
ISSN0927796X, 1879212X
Abstract
In recent years, two-dimensional (2D) semiconductors, which possess atomic-scale thickness and superior electrostatic control, have been identified as the most promising channel material candidates for sub-1 nm technology nodes. Most researches on 2D materials complementary metal oxide semiconductors (2D CMOS) have encountered several challenges, including the lack of effective doping approaches and incompatibility with Si-CMOS processes, which have hindered the further development of 2D semiconductor-based integrated circuits (2D-ICs). Here, we present the fabrication of 4-inch wafer-scale MoTe2 CMOS inverter arrays, based on a top-gate transistor architecture for MoTe2 film with three-layer thickness. Following the co-optimization of contact and top-gate processes, the MoTe2 CMOS exhibited a voltage gain of approximately 35. This work demonstrates the feasibility of fabricating wafer-scale CMOS 2D-ICs.
Found 

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
0
Share
Cite this
GOST |
Cite this
GOST Copy
Hu Y. et al. First demonstration of monolithic CMOS based on 4-inch three-layer MoTe2 // Materials Science and Engineering: R: Reports. 2025. Vol. 163. p. 100938.
GOST all authors (up to 50) Copy
Hu Y., Sheng C., Zhang Z., SUN Q., Zhang J., Gou S., Zhu Y., Dong X., Ao M., Tian Y., He X., Chen H., Wang D., Song Y., Shang J., Wang X., Zhang Y., Zhou J., Wang X., Wang Y. First demonstration of monolithic CMOS based on 4-inch three-layer MoTe2 // Materials Science and Engineering: R: Reports. 2025. Vol. 163. p. 100938.
RIS |
Cite this
RIS Copy
TY - JOUR
DO - 10.1016/j.mser.2025.100938
UR - https://linkinghub.elsevier.com/retrieve/pii/S0927796X25000154
TI - First demonstration of monolithic CMOS based on 4-inch three-layer MoTe2
T2 - Materials Science and Engineering: R: Reports
AU - Hu, Yan
AU - Sheng, Chuming
AU - Zhang, Zhejia
AU - SUN, QICHENG
AU - Zhang, Jinshu
AU - Gou, Saifei
AU - Zhu, Yuxuan
AU - Dong, Xiangqi
AU - Ao, Mingrui
AU - Tian, Yuchen
AU - He, Xinliu
AU - Chen, Haojie
AU - Wang, Die
AU - Song, Yufei
AU - Shang, Jieya
AU - Wang, Xinyu
AU - Zhang, Yue
AU - Zhou, Jingjie
AU - Wang, Xu
AU - Wang, Yi
PY - 2025
DA - 2025/04/01
PB - Elsevier
SP - 100938
VL - 163
SN - 0927-796X
SN - 1879-212X
ER -
BibTex
Cite this
BibTex (up to 50 authors) Copy
@article{2025_Hu,
author = {Yan Hu and Chuming Sheng and Zhejia Zhang and QICHENG SUN and Jinshu Zhang and Saifei Gou and Yuxuan Zhu and Xiangqi Dong and Mingrui Ao and Yuchen Tian and Xinliu He and Haojie Chen and Die Wang and Yufei Song and Jieya Shang and Xinyu Wang and Yue Zhang and Jingjie Zhou and Xu Wang and Yi Wang},
title = {First demonstration of monolithic CMOS based on 4-inch three-layer MoTe2},
journal = {Materials Science and Engineering: R: Reports},
year = {2025},
volume = {163},
publisher = {Elsevier},
month = {apr},
url = {https://linkinghub.elsevier.com/retrieve/pii/S0927796X25000154},
pages = {100938},
doi = {10.1016/j.mser.2025.100938}
}
Profiles