Study of High Performance Nanoscale Channel Length Vertical Transistors with a Self-Aligned Blocking Layer
Goeun Pyo
1, 2
,
Su Jin Heo
3, 4
,
Dongsu Kim
1, 2, 5
,
Minji Yu
1, 2, 6, 7, 8
,
Ming Yu
1, 2
,
Joonghyun KIM
1, 2, 6, 7, 8, 9, 10, 11
,
SeungNam Cha
12, 13, 14, 15, 16
,
Hyuk-Jun KWON
1, 2, 17
,
Jae-Won Jang
1, 2, 6, 7, 8, 17, 18, 19
1
Department of Electrical Engineering and Computer Science (EECS), Daegu, Republic of Korea
|
3
Department of Engineering, Institute for Manufacturing, Cambridge, United Kingdom
|
7
Department of Electrical Engineering and Computer Science (EECS)
9
Hitachi High-Tech Corporation Process System Design Department, Kudamatsu 744-0002, Japan
|
10
Hitachi High-Tech Corporation Process System Design Department
|
11
Hitachi High-Tech Corporation Process System Design Department, Kudamatsu, Japan
|
13
Department of Physics
15
Department of Physics, Suwon, Korea
|
17
Department of Semiconductor Engineering, Daegu, Republic of Korea
|
19
Department of Semiconductor Engineering
Publication type: Journal Article
Publication date: 2025-01-21
scimago Q1
wos Q1
SJR: 1.921
CiteScore: 14.5
Impact factor: 8.2
ISSN: 19448244, 19448252
Abstract
A transistor design employing all vertically stacked components has attracted considerable attention due to the simplicity of the fabrication process and the high conductivity easily realized by achieving nanolevel short channel lengths with two-dimensional current paths. However, fundamental issues, specifically the blocking of the gate electrical field to the semiconductive channel layer and high leakage current at the "off" state, have impeded this configuration in becoming a major transistor design. To address these issues, it has been proposed to introduce a blocking layer (BL) with embedded hole structures and source electrode with embedded hole structures, enhancing gate field penetration and carrier modulation. The hole structure embedded in the source and the BL on the drain induced a desirable combined effect of gate field penetration and carrier pathway modulation. The align accuracy and the hole size difference between BL and source electrode were confirmed as the most important design parameters for high performance of a transistor. We therefore proposed a self-aligning lithography method using a built-in mask that allows high alignment accuracy between the source hole structure and the BL hole structure on the drain over a large area without a high-resolution process system. This method also enables easy and fast fabrication of nanoscale channels with high performance. This design resulted in a transistor with an output of 28 mA/cm2 and an on-off ratio exceeding 106 at 1 mV of VDS. However, at 3 V of VDS, the off-current increased significantly due to short-channel effects in the all metal electrode design. To solve this issue, Fermi level-tunable graphene replaced metal electrodes, maintaining an off-current below 10 pA and an on-off ratio around 107 at 3 V. In addition, the device demonstrates robust electrical properties to light without any special treatment and is stable with a threshold voltage shift of less than 1 V under bias stress. This study demonstrates that the proposed vertical transistor design is a viable candidate as a new major transistor design for various applications.
Found
Nothing found, try to update filter.
Found
Nothing found, try to update filter.
Top-30
Journals
|
1
|
|
|
Chemistry - An Asian Journal
1 publication, 50%
|
|
|
1
|
Publishers
|
1
|
|
|
Wiley
1 publication, 50%
|
|
|
Institute of Electrical and Electronics Engineers (IEEE)
1 publication, 50%
|
|
|
1
|
- We do not take into account publications without a DOI.
- Statistics recalculated weekly.
Are you a researcher?
Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
2
Total citations:
2
Citations from 2024:
2
(100%)
Cite this
GOST |
RIS |
BibTex |
MLA
Cite this
GOST
Copy
Pyo G. et al. Study of High Performance Nanoscale Channel Length Vertical Transistors with a Self-Aligned Blocking Layer // ACS applied materials & interfaces. 2025. Vol. 17. No. 5. pp. 8474-8484.
GOST all authors (up to 50)
Copy
Pyo G., Heo S. J., Kim D., Yu M., Yu M., KIM J., Cha S., KWON H., Jang J. Study of High Performance Nanoscale Channel Length Vertical Transistors with a Self-Aligned Blocking Layer // ACS applied materials & interfaces. 2025. Vol. 17. No. 5. pp. 8474-8484.
Cite this
RIS
Copy
TY - JOUR
DO - 10.1021/acsami.4c16429
UR - https://pubs.acs.org/doi/10.1021/acsami.4c16429
TI - Study of High Performance Nanoscale Channel Length Vertical Transistors with a Self-Aligned Blocking Layer
T2 - ACS applied materials & interfaces
AU - Pyo, Goeun
AU - Heo, Su Jin
AU - Kim, Dongsu
AU - Yu, Minji
AU - Yu, Ming
AU - KIM, Joonghyun
AU - Cha, SeungNam
AU - KWON, Hyuk-Jun
AU - Jang, Jae-Won
PY - 2025
DA - 2025/01/21
PB - American Chemical Society (ACS)
SP - 8474-8484
IS - 5
VL - 17
SN - 1944-8244
SN - 1944-8252
ER -
Cite this
BibTex (up to 50 authors)
Copy
@article{2025_Pyo,
author = {Goeun Pyo and Su Jin Heo and Dongsu Kim and Minji Yu and Ming Yu and Joonghyun KIM and SeungNam Cha and Hyuk-Jun KWON and Jae-Won Jang},
title = {Study of High Performance Nanoscale Channel Length Vertical Transistors with a Self-Aligned Blocking Layer},
journal = {ACS applied materials & interfaces},
year = {2025},
volume = {17},
publisher = {American Chemical Society (ACS)},
month = {jan},
url = {https://pubs.acs.org/doi/10.1021/acsami.4c16429},
number = {5},
pages = {8474--8484},
doi = {10.1021/acsami.4c16429}
}
Cite this
MLA
Copy
Pyo, Goeun, et al. “Study of High Performance Nanoscale Channel Length Vertical Transistors with a Self-Aligned Blocking Layer.” ACS applied materials & interfaces, vol. 17, no. 5, Jan. 2025, pp. 8474-8484. https://pubs.acs.org/doi/10.1021/acsami.4c16429.