IEEE Journal of Solid-State Circuits, volume 22, issue 4, pages 606-612
A 4-bit×4-bit multiplier and 3-bit counter in Josephson threshold logic
Y. HATANO
1
,
Y Harada
1
,
K. Yamashita
1
,
Y. Tarutani
1
,
U. Kawabe
1
1
[Central Research Laboratory, Hitachi and Limited, Kokubunji, Tokyo, Japan]
|
Publication type: Journal Article
Publication date: 1987-08-01
Journal:
IEEE Journal of Solid-State Circuits
scimago Q1
SJR: 2.876
CiteScore: 11.0
Impact factor: 4.6
ISSN: 00189200, 1558173X
Electrical and Electronic Engineering
Abstract
A fast Josephson circuit using a threshold logic is developed for application to a multiplier and a binary counter. The former is a typical combinational circuit and the latter is a typical sequential circuit. The junction and barrier materials used were Nb-AlO/SUB X/-Nb. An optimized asymmetric two-junction interferometer maximized the operating margin of the threshold gate. A speed-up junction was introduced to decrease the switching delay without sacrificing the operating margin. A dumping resistor, which was inserted parallel to the input signal line of the threshold gate between its two terminals, decreased the reflection of the input signal caused by the gate inductance, thereby ensuring the margin and speed. To demonstrate the high-speed possibility of the Josephson threshold logic, a high-speed experiment for the circuits was performed. The multiplier demonstrated 210-ps operation.
Are you a researcher?
Create a profile to get free access to personal recommendations for colleagues and new articles.