том 60 издание 3 страницы 813-825

A 5-MS/s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden

Тип публикацииJournal Article
Дата публикации2025-03-01
scimago Q1
wos Q1
white level БС1
SJR3.362
CiteScore11.1
Impact factor5.6
ISSN00189200, 1558173X
Краткое описание
This article presents a 16-bit 5-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with the proposed split sampling (SS) technique. The SS decouples the sampling and conversion operations of the ADC, effectively addressing the tradeoff among the driving burden of the digital-to-analog converter (DAC), sampling noise, power, and bit-cycling speed. The SS consists of 2 20-pF sampling capacitors and a 1-pF DAC. The sampling capacitors sample the input with low noise and cancel the kT/C noise of the DAC, avoiding the preamplifier saturation issue and easing the noise aliasing. As the sampling capacitors track the input when the DAC is performing bit-cycling, the input driving is eased with the extended tracking time. The small DAC guarantees fast speed and low power. Moreover, statistical residue measurement (SRM) is employed to reduce the preamplifier’s noise and the quantization noise, efficiently improving the signal-to-noise-and-distortion ratio (SNDR) and the bit weight calibration accuracy. The ADC is fabricated in a 180-nm process and occupies an active area of 0.57 mm2. With the SS and SRM, the ADC samples at 5 MS/s and achieves a 93.7-dB SNDR with a 5.31-mW power consumption, yielding a high Schreier-figure-of-merit (FoM) of 180.4 dB.
Для доступа к списку цитирований публикации необходимо авторизоваться.

Топ-30

Журналы

1
2
Microelectronics Journal
2 публикации, 50%
IEEE Transactions on Biomedical Circuits and Systems
1 публикация, 25%
Electronics (Switzerland)
1 публикация, 25%
1
2

Издатели

1
2
Elsevier
2 публикации, 50%
Institute of Electrical and Electronics Engineers (IEEE)
1 публикация, 25%
MDPI
1 публикация, 25%
1
2
  • Мы не учитываем публикации, у которых нет DOI.
  • Статистика публикаций обновляется еженедельно.

Вы ученый?

Создайте профиль, чтобы получать персональные рекомендации коллег, конференций и новых статей.
Метрики
4
Поделиться
Цитировать
ГОСТ |
Цитировать
Huang Q. et al. A 5-MS/s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden // IEEE Journal of Solid-State Circuits. 2025. Vol. 60. No. 3. pp. 813-825.
ГОСТ со всеми авторами (до 50) Скопировать
Huang Q., Huang S., Chen Y., Fan Y., Zhao Q., Yuan J. A 5-MS/s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden // IEEE Journal of Solid-State Circuits. 2025. Vol. 60. No. 3. pp. 813-825.
RIS |
Цитировать
TY - JOUR
DO - 10.1109/jssc.2025.3526595
UR - https://ieeexplore.ieee.org/document/10843815/
TI - A 5-MS/s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden
T2 - IEEE Journal of Solid-State Circuits
AU - Huang, Qifeng
AU - Huang, Siji
AU - Chen, Yanhang
AU - Fan, Yifei
AU - Zhao, Qiwei
AU - Yuan, J.
PY - 2025
DA - 2025/03/01
PB - Institute of Electrical and Electronics Engineers (IEEE)
SP - 813-825
IS - 3
VL - 60
SN - 0018-9200
SN - 1558-173X
ER -
BibTex |
Цитировать
BibTex (до 50 авторов) Скопировать
@article{2025_Huang,
author = {Qifeng Huang and Siji Huang and Yanhang Chen and Yifei Fan and Qiwei Zhao and J. Yuan},
title = {A 5-MS/s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden},
journal = {IEEE Journal of Solid-State Circuits},
year = {2025},
volume = {60},
publisher = {Institute of Electrical and Electronics Engineers (IEEE)},
month = {mar},
url = {https://ieeexplore.ieee.org/document/10843815/},
number = {3},
pages = {813--825},
doi = {10.1109/jssc.2025.3526595}
}
MLA
Цитировать
Huang, Qifeng, et al. “A 5-MS/s 16-bit Low-Noise and Low-Power Split Sampling SAR ADC With Eased Driving Burden.” IEEE Journal of Solid-State Circuits, vol. 60, no. 3, Mar. 2025, pp. 813-825. https://ieeexplore.ieee.org/document/10843815/.
Ошибка в публикации?