IEEE Transactions on Nanotechnology, volume 18, pages 999-1004

Challenges and Limitations of CMOS Scaling for FinFET and Beyond Architectures

Ali Razavieh 1
Peter Zeitzoff 1
Edward J. Nowak 1
Publication typeJournal Article
Publication date2019-09-27
scimago Q2
SJR0.435
CiteScore4.8
Impact factor2.1
ISSN1536125X, 19410085
Computer Science Applications
Electrical and Electronic Engineering
Abstract
Scaling trends of FinFET architecture, with focus on Front-End-of-Line (FEOL), and Middle-of-Line (MOL) device parameters, is systematically investigated. It is concluded that the combined requirements of device electrostatics together with the demands on contact resistance, presents a Contacted-Gate-Pitch (CGP) scaling limit for horizontal-transport FETs. FET drive is expected to significantly degrade below this CGP ~ 40 nm as a result. Good agreement between hardware data and TCAD simulations is achieved and employed to estimate the contact resistance values for aggressively scaled FinFETs. These observations show that FinFETs scaled below CGP of 40 nm will require the contact resistivity (ρ C ) of ~8 × 10 -10 Ω-cm 2 , while fully ohmic contacts i.e., ρ C of ~1 × 10 -10 Ω-cm 2 will be required if FinFETs are to extend performance below CGP of 30 nm. Ultimately, transition to new device architectures in which contact area is independent of CGP and/or Fin-Pitch will be necessary.
Found 
Found 

Top-30

Journals

2
4
6
8
10
12
14
2
4
6
8
10
12
14

Publishers

10
20
30
40
50
60
70
10
20
30
40
50
60
70
  • We do not take into account publications without a DOI.
  • Statistics recalculated only for publications connected to researchers, organizations and labs registered on the platform.
  • Statistics recalculated weekly.

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Share
Cite this
GOST | RIS | BibTex
Found error?