IEEE Transactions on Very Large Scale Integration (VLSI) Systems, volume 15, issue 2, pages 182-195
Sharing of SRAM Tables Among NPN-Equivalent LUTs in SRAM-Based FPGAs
Publication type: Journal Article
Publication date: 2007-02-01
Q1
Q2
SJR: 0.937
CiteScore: 6.4
Impact factor: 2.8
ISSN: 10638210, 15579999
Electrical and Electronic Engineering
Hardware and Architecture
Software
Abstract
This article introduces a novel lookup table (LUT) and its usage in the configurable logic block (CLB) architectures for SRAM-based field-programmable gate array (FPGA) architectures. The proposed CLB allows sharing of SRAM tables of LUTs among NPN-equivalent functions to reduce the size of memories used for storing the functions and also reduces the number of configuration bits required. We measured many different characteristics of FPGAs using our new CLB architecture, including area, delay, routing, and power requirements. We experimentally found that for many different FPGA architectures, CLBs can share one-fourth of their SRAM tables between two basic logic elements (BLEs), which reduced both power consumption and area without negatively affecting routing or wirelength, and there was only a negligible increase in critical path delay of 0.27%. Specifically, we find that FPGAs consisting of CLBs with 16 BLEs and 34 inputs can be implemented with eight normal SRAMs and four SRAMs shared between two BLEs, for an overall reduction of four out of sixteen SRAM tables per CLB. With this new CLB architecture, we measured an approximate reduction in overall power consumption of 2% and an estimated reduction in area of 3%
Found
Found
Top-30
Journals
1
2
|
|
ACM Transactions on Design Automation of Electronic Systems
2 publications, 12.5%
|
|
Journal of Semiconductors
1 publication, 6.25%
|
|
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
1 publication, 6.25%
|
|
IEICE Transactions on Information and Systems
1 publication, 6.25%
|
|
1
2
|
Publishers
1
2
3
|
|
Institute of Electrical and Electronics Engineers (IEEE)
3 publications, 18.75%
|
|
Association for Computing Machinery (ACM)
2 publications, 12.5%
|
|
IOP Publishing
1 publication, 6.25%
|
|
1 publication, 6.25%
|
|
1
2
3
|
- We do not take into account publications without a DOI.
- Statistics recalculated only for publications connected to researchers, organizations and labs registered on the platform.
- Statistics recalculated weekly.
Are you a researcher?
Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
Cite this
GOST |
RIS |
BibTex |
MLA
Cite this
GOST
Copy
Meyer J., Kocan F. Sharing of SRAM Tables Among NPN-Equivalent LUTs in SRAM-Based FPGAs // IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 2007. Vol. 15. No. 2. pp. 182-195.
GOST all authors (up to 50)
Copy
Meyer J., Kocan F. Sharing of SRAM Tables Among NPN-Equivalent LUTs in SRAM-Based FPGAs // IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 2007. Vol. 15. No. 2. pp. 182-195.
Cite this
RIS
Copy
TY - JOUR
DO - 10.1109/tvlsi.2007.893581
UR - https://doi.org/10.1109/tvlsi.2007.893581
TI - Sharing of SRAM Tables Among NPN-Equivalent LUTs in SRAM-Based FPGAs
T2 - IEEE Transactions on Very Large Scale Integration (VLSI) Systems
AU - Meyer, Jason
AU - Kocan, Fatih
PY - 2007
DA - 2007/02/01
PB - Institute of Electrical and Electronics Engineers (IEEE)
SP - 182-195
IS - 2
VL - 15
SN - 1063-8210
SN - 1557-9999
ER -
Cite this
BibTex (up to 50 authors)
Copy
@article{2007_Meyer,
author = {Jason Meyer and Fatih Kocan},
title = {Sharing of SRAM Tables Among NPN-Equivalent LUTs in SRAM-Based FPGAs},
journal = {IEEE Transactions on Very Large Scale Integration (VLSI) Systems},
year = {2007},
volume = {15},
publisher = {Institute of Electrical and Electronics Engineers (IEEE)},
month = {feb},
url = {https://doi.org/10.1109/tvlsi.2007.893581},
number = {2},
pages = {182--195},
doi = {10.1109/tvlsi.2007.893581}
}
Cite this
MLA
Copy
Meyer, Jason, and Fatih Kocan. “Sharing of SRAM Tables Among NPN-Equivalent LUTs in SRAM-Based FPGAs.” IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 15, no. 2, Feb. 2007, pp. 182-195. https://doi.org/10.1109/tvlsi.2007.893581.