volume 3 issue 3 pages 193-205

Interference-Aware Wireless Network-on-Chip Architecture Using Directional Antennas

Hemanta Kumar Mondal 1
Sri Harsha Gade 1
Md Shahriar Shamim 2
Sujay Deb 1
Amlan Ganguly 2
1
 
Department of Electronics and Communication Engineering, Indraprastha Institute of Information Technology, Delhi, India
Publication typeJournal Article
Publication date2017-07-01
Hardware and Architecture
Information Systems
Control and Systems Engineering
Abstract
Wireless Network-on-Chip (WiNoC) has been recently introduced for addressing the scalability limitations of conventional multi-hop NoC architectures. Existing WiNoC architectures generally use millimeter-wave antennas without significant directional gains, along with token passing protocol to access the shared wireless medium. This limits the achievable performance benefits since only one wireless pair can communicate at a time. It is also not practical in the immediate future to arbitrarily scale up the number of non-overlapping channels by designing transceivers operating in disjoint frequency bands in the millimeter-wave spectrum commonly adopted for on-chip wireless interconnects. Consequently, we explore the use of directional antennas whereby multiple wireless interconnect pairs can communicate simultaneously. However, concurrent wireless communications can result in interference. This can be minimized in NoC by optimal placement of wireless interfaces (WIs) to maximize performance while minimizing interference. To address this, we propose an interference-aware WIs placement algorithm with routing strategy for WiNoC architecture by incorporating directional planar log-periodic antennas (PLPAs). This directional wireless network-on-chip (DWiNoC) architecture enables point-to-point links between transceivers and hence multiple wireless links can operate at the same time without interference.
Found 
Found 

Top-30

Journals

1
2
3
4
IEEE Access
4 publications, 12.12%
Journal of Low Power Electronics and Applications
2 publications, 6.06%
Journal of Parallel and Distributed Computing
2 publications, 6.06%
Nano Communication Networks
2 publications, 6.06%
IEEE Transactions on Communications
2 publications, 6.06%
IET Microwaves Antennas & Propagation
1 publication, 3.03%
Applied Sciences (Switzerland)
1 publication, 3.03%
Journal of Supercomputing
1 publication, 3.03%
Journal of Systems Architecture
1 publication, 3.03%
Microprocessors and Microsystems
1 publication, 3.03%
IEEE Transactions on Components, Packaging and Manufacturing Technology
1 publication, 3.03%
IEEE Journal on Emerging and Selected Topics in Circuits and Systems
1 publication, 3.03%
Communications in Computer and Information Science
1 publication, 3.03%
1
2
3
4

Publishers

5
10
15
20
Institute of Electrical and Electronics Engineers (IEEE)
20 publications, 60.61%
Elsevier
6 publications, 18.18%
MDPI
3 publications, 9.09%
Springer Nature
2 publications, 6.06%
Institution of Engineering and Technology (IET)
1 publication, 3.03%
5
10
15
20
  • We do not take into account publications without a DOI.
  • Statistics recalculated weekly.

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
33
Share
Cite this
GOST |
Cite this
GOST Copy
Mondal H. K. et al. Interference-Aware Wireless Network-on-Chip Architecture Using Directional Antennas // IEEE Transactions on Multi-Scale Computing Systems. 2017. Vol. 3. No. 3. pp. 193-205.
GOST all authors (up to 50) Copy
Mondal H. K., Gade S. H., Shamim M. S., Deb S., Ganguly A. Interference-Aware Wireless Network-on-Chip Architecture Using Directional Antennas // IEEE Transactions on Multi-Scale Computing Systems. 2017. Vol. 3. No. 3. pp. 193-205.
RIS |
Cite this
RIS Copy
TY - JOUR
DO - 10.1109/tmscs.2016.2595527
UR - https://doi.org/10.1109/tmscs.2016.2595527
TI - Interference-Aware Wireless Network-on-Chip Architecture Using Directional Antennas
T2 - IEEE Transactions on Multi-Scale Computing Systems
AU - Mondal, Hemanta Kumar
AU - Gade, Sri Harsha
AU - Shamim, Md Shahriar
AU - Deb, Sujay
AU - Ganguly, Amlan
PY - 2017
DA - 2017/07/01
PB - Institute of Electrical and Electronics Engineers (IEEE)
SP - 193-205
IS - 3
VL - 3
SN - 2332-7766
ER -
BibTex |
Cite this
BibTex (up to 50 authors) Copy
@article{2017_Mondal,
author = {Hemanta Kumar Mondal and Sri Harsha Gade and Md Shahriar Shamim and Sujay Deb and Amlan Ganguly},
title = {Interference-Aware Wireless Network-on-Chip Architecture Using Directional Antennas},
journal = {IEEE Transactions on Multi-Scale Computing Systems},
year = {2017},
volume = {3},
publisher = {Institute of Electrical and Electronics Engineers (IEEE)},
month = {jul},
url = {https://doi.org/10.1109/tmscs.2016.2595527},
number = {3},
pages = {193--205},
doi = {10.1109/tmscs.2016.2595527}
}
MLA
Cite this
MLA Copy
Mondal, Hemanta Kumar, et al. “Interference-Aware Wireless Network-on-Chip Architecture Using Directional Antennas.” IEEE Transactions on Multi-Scale Computing Systems, vol. 3, no. 3, Jul. 2017, pp. 193-205. https://doi.org/10.1109/tmscs.2016.2595527.