Journal of Circuits, Systems and Computers, volume 30, issue 03, pages 2150040

A Noise Reduction 12-bit 125-MSPS SAR ADC with Modified Asynchronous Logic Regulation Technique

Daiguo Xu 1, 2
Han Yang 3
Xing Sheng 2
Ting Sun 1
Guangbing Chen 2
Shiliu Xu 1
Can Zhu 2
Jian'an Wang 2
DongBin Fu 2
2
 
Science and Technology on Analog Integrated Circuit Laboratory, Chongqing 400060, P. R. China
3
 
Sichuan Solid State Circuit Research Institute, P. R. China
Publication typeJournal Article
Publication date2020-05-31
Q3
Q4
SJR0.298
CiteScore2.8
Impact factor0.9
ISSN02181266, 17936454
Electrical and Electronic Engineering
Hardware and Architecture
Abstract

This paper presents noise reduction and modified asynchronous logic regulation techniques used in successive approximation register (SAR) analog-to-digital converter (ADC). With a transconductance enhanced structure, noise reduction is provided in the dynamic comparator. The input referred noise of the proposed comparator is about 165[Formula: see text][Formula: see text]V rms at 60C (typical corner). An enhanced-positive-feedback loop is introduced to reduce the regeneration delay of the comparator. In addition, a modified asynchronous logic regulation technique is exhibited, a clock with adaptable delay is driving the comparator in approximation phase. Consequently, the settling accuracy of DAC (Digital-to-Analog Converter) is enough and the conversion speed of SAR ADC is increased without any redundant cycles. To demonstrate the proposed techniques, a design of SAR ADC is fabricated in 65-nm CMOS technology, consuming 4[Formula: see text]mW from 1.2[Formula: see text]V power supply with a [Formula: see text][Formula: see text]dB and [Formula: see text][Formula: see text]dB. The proposed ADC core occupies an active area of 0.048[Formula: see text]mm2, and the corresponding FoM is 27.2[Formula: see text]fJ/conversion-step at Nyquist rate.

Found 
Found 

Top-30

Journals

1
Microelectronics Journal
1 publication, 100%
1

Publishers

1
Elsevier
1 publication, 100%
1
  • We do not take into account publications without a DOI.
  • Statistics recalculated only for publications connected to researchers, organizations and labs registered on the platform.
  • Statistics recalculated weekly.

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
Share
Cite this
GOST |
Cite this
GOST Copy
Xu D. et al. A Noise Reduction 12-bit 125-MSPS SAR ADC with Modified Asynchronous Logic Regulation Technique // Journal of Circuits, Systems and Computers. 2020. Vol. 30. No. 03. p. 2150040.
GOST all authors (up to 50) Copy
Xu D., Yang H., Sheng X., Sun T., Chen G., Xu S., Zhu C., Wang J., Fu D. A Noise Reduction 12-bit 125-MSPS SAR ADC with Modified Asynchronous Logic Regulation Technique // Journal of Circuits, Systems and Computers. 2020. Vol. 30. No. 03. p. 2150040.
RIS |
Cite this
RIS Copy
TY - JOUR
DO - 10.1142/s0218126621500407
UR - https://doi.org/10.1142/s0218126621500407
TI - A Noise Reduction 12-bit 125-MSPS SAR ADC with Modified Asynchronous Logic Regulation Technique
T2 - Journal of Circuits, Systems and Computers
AU - Xu, Daiguo
AU - Yang, Han
AU - Sheng, Xing
AU - Sun, Ting
AU - Chen, Guangbing
AU - Xu, Shiliu
AU - Zhu, Can
AU - Wang, Jian'an
AU - Fu, DongBin
PY - 2020
DA - 2020/05/31
PB - World Scientific
SP - 2150040
IS - 03
VL - 30
SN - 0218-1266
SN - 1793-6454
ER -
BibTex |
Cite this
BibTex (up to 50 authors) Copy
@article{2020_Xu,
author = {Daiguo Xu and Han Yang and Xing Sheng and Ting Sun and Guangbing Chen and Shiliu Xu and Can Zhu and Jian'an Wang and DongBin Fu},
title = {A Noise Reduction 12-bit 125-MSPS SAR ADC with Modified Asynchronous Logic Regulation Technique},
journal = {Journal of Circuits, Systems and Computers},
year = {2020},
volume = {30},
publisher = {World Scientific},
month = {may},
url = {https://doi.org/10.1142/s0218126621500407},
number = {03},
pages = {2150040},
doi = {10.1142/s0218126621500407}
}
MLA
Cite this
MLA Copy
Xu, Daiguo, et al. “A Noise Reduction 12-bit 125-MSPS SAR ADC with Modified Asynchronous Logic Regulation Technique.” Journal of Circuits, Systems and Computers, vol. 30, no. 03, May. 2020, p. 2150040. https://doi.org/10.1142/s0218126621500407.
Found error?