Open Access
IET Circuits, Devices and Systems, volume 6, issue 1, pages 45
Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies
Publication type: Journal Article
Publication date: 2012-02-13
Journal:
IET Circuits, Devices and Systems
Q3
Q4
SJR: 0.289
CiteScore: 3.8
Impact factor: 1
ISSN: 1751858X, 17518598
Electrical and Electronic Engineering
Control and Systems Engineering
Abstract
The increased device variations, lower supply voltages have enforced the usage of write-assist circuits in static random access memory (SRAMs) in the nano-complementary metal oxide semiconductor (CMOS) regime. Negative bit-line scheme during write has been found one of the most promising write-assist solutions. A new low power, negative bit-line scheme is presented. The presented negative bit-line technique can be used to improve the write ability of 6 T single-port (SP) as well as 8 T dual-port (DP) and other multiport SRAM cells. Negative voltage is generated on-chip using capacitive coupling. Only the bit-line on which a '0' is to be written is taken negative during write operation. The proposed circuit design topology does not affect the read operation for bit-interleaved architectures enabling high-speed operation. Simulation results and comparative study of the present scheme with state-of-the art conventional schemes proposed in the literature for 45 nm CMOS technology show that the proposed scheme is superior in terms of process-variations impact, area overhead, timings and dynamic power consumption.
Found
Found
Top-30
Journals
1
2
|
|
IET Circuits, Devices and Systems
2 publications, 12.5%
|
|
Journal of Computational Electronics
1 publication, 6.25%
|
|
Microelectronics Journal
1 publication, 6.25%
|
|
AEU - International Journal of Electronics and Communications
1 publication, 6.25%
|
|
Solid-State Electronics
1 publication, 6.25%
|
|
IEEE Transactions on Semiconductor Manufacturing
1 publication, 6.25%
|
|
e-Prime - Advances in Electrical Engineering Electronics and Energy
1 publication, 6.25%
|
|
1
2
|
Publishers
1
2
3
4
5
6
7
8
9
|
|
Institute of Electrical and Electronics Engineers (IEEE)
9 publications, 56.25%
|
|
Elsevier
4 publications, 25%
|
|
Institution of Engineering and Technology (IET)
2 publications, 12.5%
|
|
Springer Nature
1 publication, 6.25%
|
|
1
2
3
4
5
6
7
8
9
|
- We do not take into account publications without a DOI.
- Statistics recalculated only for publications connected to researchers, organizations and labs registered on the platform.
- Statistics recalculated weekly.
Are you a researcher?
Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
Cite this
GOST |
RIS |
BibTex |
MLA
Cite this
GOST
Copy
Goel A., Sharma R. Y., Gupta A. C. Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies // IET Circuits, Devices and Systems. 2012. Vol. 6. No. 1. p. 45.
GOST all authors (up to 50)
Copy
Goel A., Sharma R. Y., Gupta A. C. Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies // IET Circuits, Devices and Systems. 2012. Vol. 6. No. 1. p. 45.
Cite this
RIS
Copy
TY - JOUR
DO - 10.1049/iet-cds.2011.0036
UR - https://doi.org/10.1049/iet-cds.2011.0036
TI - Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies
T2 - IET Circuits, Devices and Systems
AU - Goel, A.
AU - Sharma, Rohit Yogendra
AU - Gupta, Alok C.
PY - 2012
DA - 2012/02/13
PB - Institution of Engineering and Technology (IET)
SP - 45
IS - 1
VL - 6
SN - 1751-858X
SN - 1751-8598
ER -
Cite this
BibTex (up to 50 authors)
Copy
@article{2012_Goel,
author = {A. Goel and Rohit Yogendra Sharma and Alok C. Gupta},
title = {Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies},
journal = {IET Circuits, Devices and Systems},
year = {2012},
volume = {6},
publisher = {Institution of Engineering and Technology (IET)},
month = {feb},
url = {https://doi.org/10.1049/iet-cds.2011.0036},
number = {1},
pages = {45},
doi = {10.1049/iet-cds.2011.0036}
}
Cite this
MLA
Copy
Goel, A., et al. “Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies.” IET Circuits, Devices and Systems, vol. 6, no. 1, Feb. 2012, p. 45. https://doi.org/10.1049/iet-cds.2011.0036.
Profiles