Extreme Wafer Thinning and nano-TSV processing for 3D Heterogeneous Integration

A. Jourdain 1
Filip Schleicher 2
Joeri De Vos 1
M. Stucchi 3
Emmanuel Chery 3
Andy Miller 1
Gerald Beyer 1
Geert Van der Plas 1
Edward Walsby 4
Kerry Roberts 4
Hamza Ashraf 4
Dave Thomas 4
Eric Beyne 5
Publication typeProceedings Article
Publication date2020-06-01
Abstract
This paper presents a novel approach for extreme wafer thinning on carrier followed by nano-scale via-last formation in order to achieve sub-500nm pitch interconnects, electrically connecting the backside to the frontside of a device wafer. Indeed, it is expected that most of the 3D System-on-Chip (3D-SOC) integration technology schemes will require a wafer-to-wafer (W2W) bonding approach, combined with via-last TSV (Through Silicon Vias) connections. To reach sub-500nm interconnect pitches, via-last TSV scaling is also expected to follow a similar trend. To do so, a dedicated sub-micron wafer thinning process was developed that enables a very tight thickness control over the entire wafer, with less than 70nm total thickness variation (TTV), and nano-TSV's were etched using a Bosch process applied to extremely small CD structures (180x250nm top CD). Functional electrical structures have been measured and characterized, showing up to 99% electrical yielding connections between frontside and backside of the device wafers.
Found 
Found 

Top-30

Journals

1
2
3
4
5
6
IEEE Transactions on Electron Devices
6 publications, 12.24%
Engineering Reports
1 publication, 2.04%
IEEE Transactions on Circuits and Systems I: Regular Papers
1 publication, 2.04%
IEEE Transactions on Nanotechnology
1 publication, 2.04%
Micromachines
1 publication, 2.04%
IEEE Transactions on Device and Materials Reliability
1 publication, 2.04%
IEEE Nanotechnology Magazine
1 publication, 2.04%
Microelectronic Engineering
1 publication, 2.04%
Nanobiotechnology Reports
1 publication, 2.04%
Materials Science in Semiconductor Processing
1 publication, 2.04%
Microelectronics Journal
1 publication, 2.04%
Journal of Japan Institute of Electronics Packaging
1 publication, 2.04%
Applied Surface Science
1 publication, 2.04%
Scientia Sinica Chimica
1 publication, 2.04%
ECS Journal of Solid State Science and Technology
1 publication, 2.04%
IEEE Transactions on Components, Packaging and Manufacturing Technology
1 publication, 2.04%
Journal of Systems Architecture
1 publication, 2.04%
npj 2D Materials and Applications
1 publication, 2.04%
Applied Physics A: Materials Science and Processing
1 publication, 2.04%
Integration, the VLSI Journal
1 publication, 2.04%
Mechanics of Solids
1 publication, 2.04%
1
2
3
4
5
6

Publishers

5
10
15
20
25
30
35
Institute of Electrical and Electronics Engineers (IEEE)
31 publications, 63.27%
Elsevier
7 publications, 14.29%
Springer Nature
3 publications, 6.12%
Pleiades Publishing
2 publications, 4.08%
Wiley
1 publication, 2.04%
MDPI
1 publication, 2.04%
Japan Institute of Electronics Packaging
1 publication, 2.04%
Science in China Press
1 publication, 2.04%
The Electrochemical Society
1 publication, 2.04%
5
10
15
20
25
30
35
  • We do not take into account publications without a DOI.
  • Statistics recalculated weekly.

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Metrics
49
Share