Nanoscale, volume 5, issue 6, pages 2437

Vertical nanowire array-based field effect transistors for ultimate scaling

Guilhem Larrieu 1
X. L. Han 2
1
 
LAAS, CNRS, Univ de Toulouse, 7 av. du Colonel Roche, 31077 Toulouse, France
Publication typeJournal Article
Publication date2013-01-23
Journal: Nanoscale
scimago Q1
SJR1.416
CiteScore12.1
Impact factor5.8
ISSN20403364, 20403372
PubMed ID:  23403487
General Materials Science
Abstract
Nanowire-based field-effect transistors are among the most promising means of overcoming the limits of today's planar silicon electronic devices, in part because of their suitability for gate-all-around architectures, which provide perfect electrostatic control and facilitate further reductions in "ultimate" transistor size while maintaining low leakage currents. However, an architecture combining a scalable and reproducible structure with good electrical performance has yet to be demonstrated. Here, we report a high performance field-effect transistor implemented on massively parallel dense vertical nanowire arrays with silicided source/drain contacts and scaled metallic gate length fabricated using a simple process. The proposed architecture offers several advantages including better immunity to short channel effects, reduction of device-to-device variability, and nanometer gate length patterning without the need for high-resolution lithography. These benefits are important in the large-scale manufacture of low-power transistors and memory devices.
Found 
Found 

Top-30

Journals

2
4
6
8
10
12
2
4
6
8
10
12

Publishers

5
10
15
20
25
30
35
5
10
15
20
25
30
35
  • We do not take into account publications without a DOI.
  • Statistics recalculated only for publications connected to researchers, organizations and labs registered on the platform.
  • Statistics recalculated weekly.

Are you a researcher?

Create a profile to get free access to personal recommendations for colleagues and new articles.
Share
Cite this
GOST | RIS | BibTex | MLA
Found error?